Forum PKP Gdynia - Wszystko o Polskiej Kolei Strona Główna

 Puma Complete Vectana Enabling A Puma First Round

Zobacz poprzedni temat :: Zobacz następny temat
Napisz nowy temat   Odpowiedz do tematu
Autor Wiadomość
ham2emg9ky
User


Dołączył: 24 Gru 2010
Posty: 119
Przeczytał: 0 tematów

Ostrzeżeń: 0/5
Skąd: England
Płeć: Kobieta

PostWysłany: Śro 10:58, 09 Mar 2011    Temat postu: Puma Complete Vectana Enabling A Puma First Round

quency Margining for Board-Level Test
Frequency margining is greatly simplified using this approach because the MultiSynth’s fractional divider value can be changed dynamically such that the clock output produces a variable clock source. All frequency transitions are continuous and glitchless. Frequency transitions as small as 1 kHz and as large as 10 MHz are possible using this architecture. The frequency of each output clock can be changed dynamically for any frequency up to 350 MHz. As a result, standalone crystal oscillators traditionally used for board-level test can be eliminated.
Integrated Level Translation
The signal format of each Si5338 output clock is user-programmable to any of the options listed in Figure 8. This functionality eliminates the need to use external level translators in most designs. Further, use in mixed-supply applications is simplified since every Si5338 output clock has an independent supply voltage. Each of the device outputs can be programmed to support any output clock/VDD combination listed below. For example, 1.8 V LVDS, 3.3 V CMOS, and 2.5 V LVPECL can be supported simultaneously. The device core operates from a separate supply voltage operating at 1.8 [link widoczny dla zalogowanych], 2.5 and 3.3 V and is independent of the output clock supply voltage (VDDO0 to VDDO3).
Summary
The Si5338 is the industry’s first clock generator capable of supporting any-rate frequency synthesis on four independent output clocks. By providing this level of frequency flexibility, the Si5338 eliminates the need for fixed-frequency clock generators and discrete crystal oscillators. The device provides outstanding jitter performance of 1 ps RMS [link widoczny dla zalogowanych], enabling a single device to provide reference timing for physical layer transceivers as well as processors, network processors, FPGAs and memory. Frequency margining is greatly simplified because crystal oscillators at margined frequencies are no longer required. To further reduce BOM cost and complexity, the device supports user-programmable output clock formats [link widoczny dla zalogowanych], eliminating the need for discrete level translators. The best-in-class performance and integration provided by the Si5338 greatly simplify timing architectures in communication and broadcast video applications.


Post został pochwalony 0 razy
Powrót do góry
Zobacz profil autora
Wyświetl posty z ostatnich:   
Napisz nowy temat   Odpowiedz do tematu    Forum PKP Gdynia - Wszystko o Polskiej Kolei Strona Główna -> Stacje Kolejowe Wszystkie czasy w strefie EET (Europa)
Strona 1 z 1

 
Skocz do:  
Nie możesz pisać nowych tematów
Nie możesz odpowiadać w tematach
Nie możesz zmieniać swoich postów
Nie możesz usuwać swoich postów
Nie możesz głosować w ankietach


fora.pl - załóż własne forum dyskusyjne za darmo
Powered by phpBB © 2001, 2005 phpBB Group
gBlue v1.3 // Theme created by Sopel & Programosy
Regulamin